# PROJECT STEP 1

**GROUP TOMATO** 

Ulises Espinoza-Gonzalez and Jack Stolpman

**CS.3339** Computer Architecture

**Texas State University** 

September 26, 2024

#### 1 Introduction

Digital logic and circuits are an essential part of understanding the hardware components of any electronic device. Hardware descriptive languages such as Verilog, introduce us to the process of designing a new computer circuit from scratch. In this first section of our project, we will be utilizing 1-bit Not, Nand, Nor, and 1x4-bit input / 1x4-bit output shift circuits to generate simulation waveforms. Some goals that we as a group share is to improve our understanding of the methodology of designing new computer circuits from scratch. We also wish to familiarize ourselves with the Verilog programming language, which is new to us.

## 2 Verilog Code

In this section, we are going to go over the circuits and then the Verilog code for each one with the test modules.

#### 3 Not Circuit

The Not circuit takes two inputs: A and B.The Not gate will revert the value inputted. If the value of A is 1, then the value of B will be 0 and vice versa.

```
'include "CompArchFirst.v"
 module CompArchFirst_tb;
     reg a, b;
      wire not_out;
      not_gate G1 (.a(a), .not_out(not_out));
10
      initial begin
12
          $dumpfile("CompArchFirst.vcd");
13
          $dumpvars(0, CompArchFirst_tb);
14
15
           // Display headers for better clarity in the console
16
          $display("a b | not_out");
17
          $display("----");
18
19
          // Apply test cases
```

```
a = 0; b = 0; #10;
          $display("%b %b |
                                 %b", a, b, not_out);
23
          a = 0; b = 1; #10;
24
          $display("%b %b |
                                 %b", a, b, not_out);
25
26
          a = 1; b = 0; #10;
27
                                 %b", a, b, not_out);
          $display("%b %b |
28
29
          a = 1; b = 1; #10;
          $display("%b %b |
                                 %b", a, b, not_out);
31
32
          $finish; // End simulation
33
34
35
37 endmodule
```

To test the Not circuit, we have created two registers, A and B. This way we can take two inputs at a time and test each possible input for the circuit. If it's working correctly, A should be equal to 1 whenever B is equal to 0.



Figure 1: Not truth table and gate

The last section we will showcase the waveforms created using our testbenches for each circuit we coded in Verilog. We used GTKWave to create these waveforms.

#### 4 Nand Circuit

The Nand circuit takes two inputs, A and B, with an output X. This output will only shoot back a 1 assuming that both A and B are not equal to 1, hence the Nand (Not and) logic gate

```
'include "CompArchFirst.v"
3 module CompArchFirst_tb;
      reg a, b;
      wire nand_out;
      nand_gate G2 (.a(a), .b(b), .nand_out(nand_out));
9
10
      initial begin
          $dumpfile("CompArchFirst.vcd");
13
          $dumpvars(0, CompArchFirst_tb);
14
15
           // Display headers for better clarity in the console
16
          $display("a b | nand_out");
17
          $display("----");
```

```
// Apply test cases
20
          a = 0; b = 0; #10;
          $display("%b %b |
                                 %b", a, b, nand_out);
22
23
          a = 0; b = 1; #10;
24
          $display("%b %b |
                                %b", a, b, nand_out);
25
26
          a = 1; b = 0; #10;
27
          $display("%b %b |
                                %b", a, b, nand_out);
28
29
          a = 1; b = 1; #10;
30
          $display("%b %b |
                                %b", a, b, nand_out);
32
          $finish; // End simulation
33
34
      end
35
37 endmodule
```

To test the Nand circuit, we have created two registers, A and B, as well as a wire X. This way we are able to take two inputs at a time and test each possible input for the circuit. If it's working correctly, X should be equal to 1 for all inputs except when both A and B are equal to 1



Figure 2: Nand truth table and gate

The last section we will showcase the waveforms created using our testbenches for each circuit we coded in Verilog. We used GTKWave to create these waveforms.

### 5 Nor Circuit

The Nor circuit takes two inputs, A and B, with an output X. This output will only shoot back a 1 assuming that both A and B are equal to 0, hence the Nor logic gate. For the output to return a high value, both inputs need to be low.

```
'include "CompArchFirst.v"
3 module CompArchFirst_tb;
      reg a, b;
      wire nor_out;
      nor_gate G3 (.a(a), .b(b), .nor_out(nor_out));
Q
10
      initial begin
11
12
          $dumpfile("CompArchFirst.vcd");
13
          $dumpvars(0, CompArchFirst_tb);
14
15
16
           // Display headers for better clarity in the console
          $display("a b | nor_out");
```

```
$display("----");
19
          // Apply test cases
20
          a = 0; b = 0; #10;
21
          $display("%b %b |
                                %b", a, b, nor_out);
22
23
          a = 0; b = 1; #10;
          $display("%b %b |
                                %b", a, b, nor_out);
25
26
          a = 1; b = 0; #10;
27
          $display("%b %b |
                                %b", a, b, nor_out);
28
29
          a = 1; b = 1; #10;
          $display("%b %b |
                                %b", a, b, nor_out);
31
32
          $finish; // End simulation
33
34
      end
35
37 endmodule
```

To test the Nor circuit, we have created two registers, A and B, as well as a wire X. This way we are able to take two inputs at a time and test each possible input for the circuit. If it's working correctly, X should be equal to 1 for all inputs except when both A and B are equal to 0.



Figure 3: Nor truth table and gate

The last section we will showcase the waveforms created using our testbenches for each circuit we coded in Verilog. We used GTKWave to create these waveforms.

# 6 1x4-bit input Circuit

The 4 bit input circuit takes two inputs, fourin and fourout. We create a shift input

```
'include "CompArchFirst.v"
3 // Testbench module
4 module CompArchFirst_tb;
      // Registers for inputs and wires for outputs
      reg clock;
      reg [3:0] four_in;
      wire [3:0] four_out; // Output wires for input and shift circuit
10
11
      // Instantiate 4-bit input module
12
      four_bit_input G4
13
14
          .clock(clock),
          .four_in(four_in),
16
          .four_out(four_out)
17
      );
18
19
20
      // 10 sec toggle for clock signal
      always begin
```

```
#10 clock = ~clock;
      end
23
24
      initial begin
26
           $dumpfile("CompArch.vcd"); // Waveform Sim's
27
           $dumpvars(0, CompArchFirst_tb);
29
           // Initialize signals
30
           clock = 0;
31
32
33
           // Test inputs to logic gates and input module
          four_in = 4'b0000; #10; // Test case 1
34
           four_in = 4'b1010; #10; // Test case 2
35
           four_in = 4'b1100; #10; // Test case 3
36
           four_in = 4'b1111; #10; // Test case 4
38
           $finish;
39
40
      end
41
42 endmodule
```

To test this 4 bit circuit, we create a register that takes in a 4 bit value. This value works alongside the clock which when executed using the @posedge and the clock signal goes from high to low, the input will be transfered into the output.

```
1 // 1x4-bit Input Module
2 module four_bit_input
3 (
      input clock, // clock
      input [3:0] four_in, // 4-bit input signal ([3:0])
      output [3:0] four_out = 4'b0000 // 4-bit output signal ([3:0])
7);
      always @(posedge clock) begin
10
11
               four_out <= four_in;
12
      end
13
14
15 endmodule
```

The last section we will showcase the waveforms created using our testbenches for each circuit we coded in Verilog. We used GTKWave to create these waveforms.

## 7 1x4-bit output Shift Circuit

The 4 bit input circuit takes two inputs, datain and dataout. We use a clock/ reset and create a shift input in order to determine the shift direction (high = 1 = right, low = 0 = left). On the rising edge of the reset, we set the output to 4'b0000 (0 in verilog) which clears the shift register. While this process is happening, if the shift is high, the data is shifted right by 1 bit and when the shift is low, the data is shifted left by 1 bit.

```
'include "CompArchFirst.v"
3 // Testbench module
4 module CompArchFirst_tb;
      // Registers for inputs and wires for outputs
      reg clock, reset, right_shift;
      reg [3:0] four_in;
      wire [3:0] four_shifted; // Output wires for input and shift circuit
10
      // Instantiate 4-bit shift circuit
12
      four_bit_shift_circuit G1
13
      (
14
          .clock(clock),
15
          .reset(reset),
16
          .right_shift(right_shift),
          .data_in(four_in),
18
          .data_out(four_shifted)
19
      );
21
      // 10 sec toggle for clock signal
      always begin
          #10 clock = ~clock;
24
25
      end
      initial begin
28
          $dumpfile("CompArch.vcd"); // Waveform Sim's
29
```

```
$dumpvars(0, CompArchFirst_tb);
31
          // Initialize signals
32
          clock = 0;
          reset = 1;
34
          right_shift = 0;
35
          // Test inputs to logic gates and input module
37
          four_in = 4'b0000; #10; // Test case 1
38
          four_in = 4'b1010; #10; // Test case 2
          four_in = 4'b1100; #10; // Test case 3
          four_in = 4'b1111; #10; // Test case 4
41
          // Testing left shift
43
          right_shift = 0; // Set to left shift
44
          four_in = 4'b0101; #10; // Input 0101
          four_in = 4'b0011; #10; // Input 0011
47
          // Testing right shift
          right_shift = 1; // Set to right shift
49
          four_in = 4'b1010; #10; // Input 1010
50
          four_in = 4'b1100; #10; // Input 1100
52
          // Test reset
53
          reset = 1; #10; // reset to 0000
54
          reset = 0; #10; // Release reset
55
56
          // Final input tests
          four_in = 4'b1111; #10; // Test input 1111
58
          right_shift = 0; // Set to left shift
59
          four_in = 4'b0001; #10; // Shift input 0001 left
61
          $finish;
62
63
      end
65 endmodule
```

To test the 4bit shift circuit, we have created two registers, A and B, as well as a wire X. We also create a

```
1 // 1x4-bit Shift Circuit
2 module four_bit_shift_circuit
3 (
4 input clock,
```

```
input reset,
       input right_shift,
       input [3:0] data_in,
       output reg [3:0] data_out
9);
10
       always @(posedge clock or posedge reset) begin
11
12
           if (reset) begin
13
                data_out <= 4'b0000; // Reset output to 0</pre>
15
16
           end
17
18
           else begin
19
                if (right_shift) begin
21
22
                    data_out <= data_in >> 1; // Shift right
23
24
                end
25
                else begin
27
                    data_out <= data_in << 1; // Shift left</pre>
29
30
                end
31
           end
33
34
       end
35
37 endmodule
```

The last section we will showcase the waveforms created using our testbenches for each circuit we coded in Verilog. We used GTKWave to create these waveforms.

### 8 Conclusion

In conclusion, we successfully created and tested various circuits using Verilog and GTK-Wave. Learning how to code in Verilog, at least for our purposes, was relatively simple with few difficulties. Using GTKWave was also fairly intuitive. The most difficulty our group has had so far was most likely creating this report in LaTeX, as we have some trouble with coding certain formatting as well as issues with figures floating around the document. Creating these logic circuits from scratch allowed us to work on the basic logic gates (NOT, NAND, NOR) that are so critical to all electronics. The use of Verilog and GTKWave works as a stepping stone to furthering our engineering careers and building on our knowledge of both the software and hardware components of electronics.

## 9 Waveforms

#### 9.1 Not Circuit Waveform

At 0 ns, we can see that both A and B are 0, so the output X is 1 which is consistent with the NOT gate.



Figure 4: Not Circuit with marker at 0ns

At 20 ns, A is 1 and B is 0, so X is 0



Figure 5: Not Circuit with marker at 20ns

At 40 ns, both A and B are 1, so X is now 0 because the not condition has been upheld



Figure 6: Not Circuit with marker at 40ns

## 9.2 Nand Circuit Waveform

At 0 ns, we can see that both A and B are 0, so the output X is 1 which is consistent with Nand gate behavior where both inputs have to be high(1) for the output to become low(0).



Figure 7: Nand Circuit with marker at 0ns

At 10 ns, A is 0 and B is 1, so X still remains at 1



Figure 8: Nand Circuit with marker at 10ns

# At 20 ns, A is 1 and B is 0, so X still remains at 1



Figure 9: Nand Circuit with marker at 20ns

At 30 ns, A is 1 and B is 1, so X is 0



Figure 10: Nand Circuit with marker at 30ns

At 40 ns, both A and B are 1, so X is now 0 because the Nand gate requires both inputs to be high(1) in order for the output to become low (0).



Figure 11: Nand Circuit with marker at 40ns

## 9.3 Nor Circuit Waveform

At 0 ns, we can see that both A and B are 0, so the output X is 1



Figure 12: Nor Circuit with marker at Ons

At 10 ns, we can see that A is 0 and B is 1, so the output X is 0



Figure 13: Nor Circuit with marker at 10ns

At 20 ns, A is 1 and B is 0, so X is 1



Figure 14: Nor Circuit with marker at 20ns

# At 30 ns, A is 1 and B is 1, so X is 0



Figure 15: Nor Circuit with marker at 30ns

At 40 ns, both A and B are 1, so X is now 0



Figure 16: Nor Circuit with marker at 40ns

# 9.4 1x4-bit input Circuit Waveform

At 0 s, we can see that four in is 0, so the output four out is 0



Figure 17: 1x4-bit input Circuit with marker at 0ns

# At 10 s, we can see that four in is A, so the output four out is A



Figure 18: 1x4-bit input Circuit with marker at 10ns

# At 20 s, four in is C, so four out is A



Figure 19: 1x4-bit input Circuit with marker at 20ns

# At 30 s, four in is F, so four out is F



Figure 20: 1x4-bit input Circuit with marker at 30ns

# At 40 s, four in is F and four out becomes F



Figure 21: 1x4-bit input Circuit with marker at 40ns

# 9.5 1x4-bit output Shift Circuit Waveform

At 0 s, we can see that four in is 0, four shifted is 0 and right shift is 0



Figure 22: 1x4-bit output Shift Circuit with marker at 0s

At 10 s, we can see that four in is A, four shifted is 0 and right shift is 0



Figure 23: 1x4-bit output Shift Circuit with marker at 10s

At 20 s, we can see that four in is C, four shifted is 0 and right shift is 0



Figure 24: 1x4-bit output Shift Circuit with marker at 20s

At 30 s, we can see that four in is F, four shifted is 0 and right shift is 0



Figure 25: 1x4-bit output Shift Circuit with marker at 30s

At 40 s, four in is 5, four shifted is 0 and right shift is 0



Figure 26: 1x4-bit output Shift Circuit with marker at 40s

At 50 s, we can see that four in is 3, four shifted is 0 and right shift is 0



Figure 27: 1x4-bit output Shift Circuit with marker at 50s

At 60 s, we can see that four in is A, four shifted is 0 and right shift is 1



Figure 28: 1x4-bit output Shift Circuit with marker at 60s

At 70 s, we can see that four in is C, four shifted is 0 and right shift is 1



Figure 29: 1x4-bit output Shift Circuit with marker at 70s

At 80 s, we can see that four in is C, four shifted is 0 and right shift is 1



Figure 30: 1x4-bit output Shift Circuit with marker at 80s

At 90 s, we can see that four in is C, four shifted is 6 and right shift is 1



Figure 31: 1x4-bit output Shift Circuit with marker at 90s

At 100 s, we can see that four in is F, four shifted is 6 and right shift is 1



Figure 32: 1x4-bit output Shift Circuit with marker at 100s

At 110 s, we can see that four in is 1, four shifted is 2 and right shift is 0



Figure 33: 1x4-bit output Shift Circuit with marker at 110s

At 120 s, we can see that four in is 1, four shifted is 2 and right shift is 0



Figure 34: 1x4-bit output Shift Circuit with marker at 120s